# The Processor: Single-Cycle Implementation



Z. Jerry Shi
Department of Computer Science and Engineering
University of Connecticut

CSE3666: Introduction to Computer Architecture

#### **Outline**

We will first implement a simple single-cycle RISC-V processor We will then improve it to a more realistic pipelined version (next week)

- Overview, after review
- Datapath
- Control
- Performance

Reading: Chapter 4.1 - 4.4

### Review of building blocks



#### **ImmGen**

- ImmGen generates 32-bit immediate for I, S, SB, U, and UJ types
- We can generate each bit individually



|         |              |     |     |                  |              |             |     | 7 mmd         |
|---------|--------------|-----|-----|------------------|--------------|-------------|-----|---------------|
|         |              |     |     |                  |              |             |     | bit bit       |
| 7       | 6            | 5   | 4   | 3                | 2            | 1           | 0/  | _             |
|         |              |     |     |                  |              |             |     | > inst bit    |
| (i27)   | i <b>2</b> 6 | i25 | i24 | <mark>j23</mark> | i <b>2</b> 2 | i2 <u>1</u> | i20 | I             |
| "       | "            | "   | i11 | 10               | (j9/         | i8          | i7ζ | S             |
| "       | "            | "   | "   | "                | "            | (")         | 0)  | SB            |
| "       | "            | "   | "   | "                | "            | "           | "   | U             |
| <br>(0) | 0            | 0   | 0   | 0                | 0            | 6           | "   | UJ            |
| 2       | 2            | 2   | 3   | 3                | 3            | 3           | 3   | unique inputs |
|         |              |     |     |                  |              |             |     | •             |

How about R-type?

The Lower 8 bits from Figure 4.18 Figures 4.17 and 4.18 explain why they make immediate so complicated

## Sequential elements

## Clock Stgnal is not Shown!



#### A Subset of RISC-V Instructions

Simple subset that shows most aspects

enc

- Arithmetic/logical: add, sub, and, or
- Memory reference: lw, sw

Branch: hea

| – Brancii. | beq cr      |            | [14 12] |           |
|------------|-------------|------------|---------|-----------|
| Type       | Instruction | Opcode     | Funct3  | Funct7    |
| R-Type     | add         | 011 0011   | 000     | 0000 0000 |
| R-Type     | sub         | 011 0011   | 000     | 010 0000  |
| R-Type     | and         | 011 0011   | 111     | 000 0000  |
| R-Type     | or /        | 011 0011   | \110    | 000 0000  |
| I-Type     | lw 🚓        | > 000 0011 |         |           |
| S-Type     | SW          | > 010 0011 |         |           |
| SB-Type    | beq         | 110 00 11  |         |           |

### **Instruction encoding**

Fields are at the same location in all encoding formats



How are the instructions executed?

#### **Execution of instructions**

What are the steps to execute instructions?

```
rd, rs1, rs2 # sub/and/or
     add
              rd, offset(rs1)
     lw
             rs2, offset(rs1)
rs1, rs2, offset
     SW
     beq
24
               V(1-152=50)
```

Start from PC, which is updated at the beginning of a cycle

How does the processor get the instruction?

How does the processor get operands? Mecoding Machine Tode (RF) (?)

How does the processor generate result? + / ALU Parta (Rd)

How does the processor save the result?

RE: 21 – How does the processor get the instruction?

## **Steps in Instruction Execution**

| λ           | 21             | 12/13 (sw)        | 14                       |
|-------------|----------------|-------------------|--------------------------|
| Hardware    | R-type         | Load/Store        | Branch                   |
| I-Mem       | ✓              | <b>√</b>          | ✓                        |
| RF (lec)    | ✓              | ✓                 | ✓                        |
| ALU         | Compute result | Compute address   | Compare                  |
| Data Memory |                | Read/write        | Update PC                |
| RF          | Write          | Write (load)/swk) |                          |
| Example:    |                |                   | Not using<br>Data memory |

ADD instruction is fetched from I-Mem, using the address in PC Register rs1 and rs2 are read from the Register File (RF) ALU performs addition on the two register values Reg[rs1] and Reg[rs2] The result is saved into register rd in the RF

#### **Building a Datapath**

- Let us build a RISC-V datapath incrementally
  - Refining the overview design
- Datapath: Elements that process data and addresses in the CPU
  - Registers, ALUs, MUXes, memories, ...

Pay attention to details!

#### **Instruction Fetch**



If we remove the instruction memory, did we see similar circuit before?

#### **R-Type Format Instructions**

- Read two register operands
- Perform arithmetic/logical operation
- Write register result



#### **Load/Store Instructions**

- Read register operands
  - One or two registers are needed?
- Use ALU to calculate address using sign-extended 12-bit offset
- Load: Read memory and update register
- Store: Write register value to memory



a. Data memory unit

b. Immediate generation unit



#### **Branch Instructions**

- Read two register operands
- rs1, rs2
- Compare them with ALU
- 131-152
- Do subtraction and check Zero
- Calculate target address: PC + immediate
  - Additional adder (because ALU is used for comparison)

#### **Branch Instructions**



Figure 4.9

16

## Full Datapath (w/o control)



Figure 4.11

## **Datapath Summary**

- First-cut datapath can execute an instruction in one clock cycle
- Each datapath element, e.g., RF and ALU, can only do one function at a time
  - They cannot be used twice
  - Hence, we need separate instruction and data memories
- Use multiplexors where alternate data sources are used for different instructions

We still need to generate the colored signals

## Datapath with control (preview)



ALU operation is not generated by the main control directly. We generate ALU operation first.

#### **ALU** and its functions

- ALU performs functions specified by 4-bit ALU operation
- Design a combinational circuit to generate ALU operation
  - We call the module ALU Control

| ALU operation | Function |
|---------------|----------|
| 0000          | and      |
| 0001          | or       |
| 0010          | add      |
| 0110          | subtract |



## **Design ALU Control**

- For each instruction,
  - What operations do we want ALU to perform?
  - How do we identify it from fields/bits in the machine code?

| Instruction   | Operation to perform on ALU | Fields in machine code  |  |  |
|---------------|-----------------------------|-------------------------|--|--|
| add / a       | +                           | opcode, Func? Func?     |  |  |
| and (         | and                         | opcode, Frank B. Fanc T |  |  |
| or \( \ \     | $\Theta$ $\checkmark$       | Opcode Franc Z Franc T  |  |  |
| lw ( 1/2 )    | +                           | opcode                  |  |  |
| <b>sw</b> (5) | 4                           | opcode                  |  |  |
| beq (5B)      |                             | opude                   |  |  |

#### **Checking opcode**

- ALU operation is generated in two steps
  - We could generate it directly from opcode, funct3, and funct7
- The main control checks opcode (and opcode only) and generates a 2-bit signal ALUOp that indicates the instruction type
  - Check opcode only (not funct3 or funct7) is faster
- ALU control uses 2-bit ALUOp, instead of opcode directly

| Instruction | ALUOp |
|-------------|-------|
| lw          | 00    |
| SW          | 00    |
| beq         | 01    |
| R-type      | 10    |

#### **ALU Control Input and Output**

• If ALUOp is 10 (R-type), check more bits in funct3 and funct7

If we do not check funct7, which operation cannot be done?

| Instruction opcode | ALUOp | Operation       | funct7   | funct3 | ALU<br>function | ALU<br>operation |
|--------------------|-------|-----------------|----------|--------|-----------------|------------------|
| lw                 | 00    | load word       | XXX XXXX | xxx    | add 💛           | 0010             |
| SW                 | 00    | store word      | xxx xxxx | XXX /  | add 🤝           | 0010             |
| beq                | 01    | branch if equal | XXX XXXX | XXX    | subtract        | 0110             |
| R-type             | 10    | add             | 000 0000 | 000    | add 🔿           | 0010             |
|                    |       | subtract        | 010 0000 | 000    | subtract        | 0110             |
|                    |       | and             | 000 0000 | 111    | and             | 0000             |
|                    |       | or              | 000 0000 | 110    | or              | 0001             |

#### Implementation of ALU Control (Hardware)

We only need four bits from funct fields (bits 30, 14, 13, and 12)



#### Write the logic expression for each bit in Operation

For each bit, write a product term for each row where the operation bit is 1, and then OR the product terms together. Then simplify the expression.

Sum of product

#### Implementation of ALU Control (Software)

• In HDL/simulation, we can just describe the behavior

For example, in MyHDL,

```
if ALUOp == 0b00:
    ALUOperation.next = 0b0010
elif ALUOp == 0b01:
    ALUOperation.next = 0b0110
# more cases
```

Software can also generate each bit using logic expressions

### Datapath with ALU control



## Generating control signals from opcode

| Inst.  | ALUSrc | Memto<br>Reg | Reg<br>Write | Mem<br>Read | Mem<br>Write | Branch | ALU<br>Op |
|--------|--------|--------------|--------------|-------------|--------------|--------|-----------|
| R-type |        |              |              |             |              |        | 10        |
| 1w     |        |              |              |             |              |        | 00        |
| SW     | #      | X            | 0            | D           |              | 0      | 00        |
| beq    |        | ·            |              |             | ,            |        | 01        |



### Generating control signals from opcode

| Inst.  | ALUSrc | Memto<br>Reg | Reg<br>Write | Mem<br>Read  | Mem<br>Write | Branch | ALU<br>Op |
|--------|--------|--------------|--------------|--------------|--------------|--------|-----------|
| R-type | 0      | 0            | 1            | $0 \times u$ | rong 0 X m   | ong 0  | 10        |
| lw     | 1      | 1            | 1            | 1            | 0            | 0      | 00        |
| SW     | 1      | X            | 0            | 0            | 1            | 0      | 00        |
| beq    | 0      | X            | 0            | 0            | 0            | 1      | 01        |

X means don't care. It can be 0 or 1. Designers can pick a value to optimize the circuit.

MemRead and MemWrite should be always set, either 0 or 1.

Figure out the values yourself from the diagram (not just memorizing them).

## Example: generating control signals from opcode

| Inst.  | Opcode   | ALU<br>Src | Memto<br>Reg | Reg<br>Write | Mem<br>Read | Mem<br>Write | Branch |
|--------|----------|------------|--------------|--------------|-------------|--------------|--------|
| R-type | 011 0011 | 0          | 0            | 1            | 0           | 0            | 0      |
| lw     | 000 0011 | 1          | 1            | 1            | 1           | 0            | 0      |
| SW     | 010 0011 | 1          | X            | 0            | 0           | 1            | 0      |
| beq    | 110 0011 | 0          | X            | 0            | 0           | 0            | 1      |

Op6, Op5, ..., Op0 are bit 6, bit 5, ..., and bit 0 in the opcode.

RType = 
$$\overline{Op6} \cdot Op5 \cdot Op4$$
  
Load =  $\overline{Op6} \cdot \overline{Op5} \cdot \overline{Op4}$ 

Store =  $\overline{Op6} \cdot Op5 \cdot \overline{Op4}$ 

Branch =  $Op6 \cdot Op5 \cdot \overline{Op4}$ 

Opcode[3:0] are the same

ALUSrc = Load + Store

RegWrite = RType + Load

Study the truth table in Figure 4.26

#### **Datapath with control**



### **Operation of Datapath: R-Type Instruction**

| Inst.  | Opcode   | ALU<br>Src | Memto<br>Reg | Reg<br>Write | Mem<br>Read | Mem<br>Write | Branch |
|--------|----------|------------|--------------|--------------|-------------|--------------|--------|
| R-type | 011 0011 | 0          | 0            | 1            | 0           | 0            | 0      |



#### **Operation of Datapath: load**



### **Operation of Datapath: store**



## **Operation of Datapath: beq**



## Signal values



#### Find the signal values

#### Start from PC and propagate signal values through the diagram

- rs1, rs2, rd =
- immediate =
- Control signals

| Inst. | ALUSrc | Memto<br>Reg | Reg<br>Write | Mem<br>Read | Mem<br>Write | Branch | ALU<br>Op |
|-------|--------|--------------|--------------|-------------|--------------|--------|-----------|
| 1w    |        |              |              |             |              |        |           |

- PC4 =
- branch target address =
- PCSrc =
- next PC =

Addr: 0x0400 800C Instr:0x010A 2503 lw x10, 16(x20)

#### **Support more instructions**

- How would you add more instructions?
  - What existing blocks are used?
  - Which new functional blocks is needed (if any)?
  - What new signals need to be added (if any)?

```
xor
addi
bne
lui
```

Homework

```
jal
jalr
```

#### How fast can this processor run?

- Assume the following delays
  - 80 ps for decoding
  - 100 ps for register read or write
  - 200ps for ALU
  - 300ps for memory
  - Ignore other delays (e.g., propagation delay of registers and MUXes)

| Instr  | Instr<br>fetch | Register<br>read | ALU   | Memory<br>access | Register<br>write | Total time |
|--------|----------------|------------------|-------|------------------|-------------------|------------|
| lw     | 300ps          | 100ps            | 200ps | 300ps            | 100ps             | 1000ps     |
| SW     | 300ps          | 100ps            | 200ps | 300ps            |                   | 900ps      |
| R-type | 300ps          | 100ps            | 200ps |                  | 100ps             | 700ps      |
| beq    | 300ps          | 100ps            | 200ps |                  |                   | 600ps      |

## Why is single-cycle implementation not used today?

Execution time = Instruction Count  $\times$  CPI  $\times$  Cycle Time

Instruction Count is determined by ISA

CPI = 1

Cycle Time is decided by the slowest instruction (which one?)

Make common case fast!

#### **Steps in Instruction Execution**

- Use address in PC to fetch instruction from instruction memory
- Decode the instructions and read register file (RF)
- Arithmetic or logical operations
  - Use ALU to perform the operation
  - Set the correct signals for updating the destination register
- Load/Store
  - Use ALU to calculate memory address
  - Access data memory for load/store
  - Set the correct signals for updating the destination register, for load
- Branches
  - Use ALU to compare
  - Calculate branch target address, using a separate adder
  - Select proper address for the next instruction

#### Which instruction will be affected?



41

## **Description of control signals**

The main control unit generates control signals from opcode The table can be easily seen from the diagram.

| Signal name | Effect when deasserted                                                           | Effect when asserted                                                                                    |
|-------------|----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| RegWrite    | None.                                                                            | The register on the Write register input is written with the value on the Write data input.             |
| ALUSrc      | The second ALU operand comes from the second register file output (Read data 2). | The second ALU operand is the sign-extended, 12 bits of the instruction.                                |
| PCSrc       | The PC is replaced by the output of the adder that computes the value of PC + 4. | The PC is replaced by the output of the adder that computes the branch target.                          |
| MemRead     | None.                                                                            | Data memory contents designated by the address input are put on the Read data output.                   |
| MemWrite    | None.                                                                            | Data memory contents designated by the address input are replaced by the value on the Write data input. |
| MemtoReg    | The value fed to the register Write data input comes from the ALU.               | The value fed to the register Write data input comes from the data memory.                              |

#### **ALU Control generating ALU operation[1]**

#### Operation[1]

| ALUOp1 | ALUOp0 | I[30] | I[14] | I[13] | I[12] | Operation           |
|--------|--------|-------|-------|-------|-------|---------------------|
| 0      | 0      | X     | X     | X     | X     | 00 <mark>1</mark> 0 |
| X      | 1      | X     | X     | X     | X     | 01 <mark>1</mark> 0 |
| 1      | X      | 0     | 0     | 0     | 0     | 00 <b>1</b> 0       |
| 1      | Χ      | 1     | 0     | 0     | 0     | 01 <mark>1</mark> 0 |
| 1      | Χ      | 0     | 1     | 1     | 1     | 0000                |
| 1      | Χ      | 0     | 1     | 1     | 0     | 0001                |

#### **ALU Control generating ALU operation [2, 0]**

#### Operation[2]

```
= (ALUOp0) | (ALUOp1 & I[30] & ~I[14] & ~I[13] & ~I[12])
= ... # continue to simplify
```

#### Operation[0]

= ALUOp1 & ~I[30] & I[14] & I[13] & ~I[12]

= ...

| ALU0p1 | ALUOp0 | I[30] | I[14] | I[13] | I[12] | Operation          |
|--------|--------|-------|-------|-------|-------|--------------------|
| 0      | 0      | X     | X     | X     | X     | 0010               |
| X      | 1      | Χ     | X     | X     | X     | 0110               |
| 1      | Χ      | 0     | 0     | 0     | 0     | 0010               |
| 1      | Χ      | 1     | 0     | 0     | 0     | 0110               |
| 1      | Χ      | 0     | 1     | 1     | 1     | 0000               |
| 1      | Χ      | 0     | 1     | 1     | 0     | 000 <mark>1</mark> |